# Front end electronics for Hybrid Avalanche Photo Diode

A. Seljak<sup>a,b</sup>, H.Ikeda<sup>e</sup>, S.Iwata<sup>d</sup>, S.Korpar<sup>f,a</sup>, P.Križan<sup>g,a</sup> ,R. Pestotnik<sup>a</sup>, N.Shohei<sup>c</sup>, T. Sumiyoshi<sup>d</sup>



<sup>a</sup> Jožef Stefan Institute, Ljubljana, Slovenia <sup>b</sup> Cosylab d.d. Ljubljana <sup>c</sup> KEK High energy accelerator research, Tsukuba Japan d TMU Tokyo Metropolitan University, Japan e Japan Aerospace Exploration Agency, Saganihara city Japan

Faculty of Chemistry and Chemical Engineering, University of Maribor

<sup>9</sup>Faculty of Mathematics and Physics, University of Ljubljana



#### **Motivation**

Belle II experiment:study of rare B and D meson decays

For the upgrade of the Belle detector (Belle-II) at the KEK collider, we are developing a proximity focusing ring imaging Cherenkov detector using aerogel as Tracking: \_\_\_\_\_\_ radiator, which will allow efficient separation of kaons & He/C2H6 from pions ( $4\sigma$ ) in the wide range of particle momenta up to 4Gev/c.



#### Hamamatsu Hybrid Avalanche Photo Diode (HAPD) Principle of operation: -0.6739E-04 98.03 photon 250 Bialkali 373.6 photocathode 20.54 232.4 bombardment HV24.59 $gain \sim O(1000)$ -8kV 26.29 Total gain $\sim 10^4$ - $10^5$ 69.90 300V-27.82 Pixel APD avalanche gain ~ O(10) 30.05 □72 [r Specif cations: Pulse height distribution: 72x72mm2 Package Excelent separation Typical QE 25% No. of pads 12x12 Pad size 5x5mm 67% Photosensitive area Gain ~10000 Bias Voltage 350V 4 chips in HAPD I(leak) 30nA 2D response of the HAPD to the perpendicular light beam.

## **Proximity focusing Aerogel RICH**

- The elements : aerogel radiator expansion volume position sensitive photon detectors photon detector read-out system
- Number of detected photons/ring

$$N_{det} = \frac{\alpha}{\overline{h} c} L \int \sin^2 \theta_{Ch} T \varepsilon \, dE$$

- **Design goal**: Separation power at 4 GeV/c where
  - $\theta_{Ch}(\pi) \theta_{Ch}(K) = 23 \, mrad$
- Requerments for the photon detector:
  - Operation in high B (1.5T)
  - Position resolution: pad size ~5mm



Baseline design

### **Electronic readout**

The HAPD readout will consist of 4 readout chips and an FPGA which will allow efficient data compression and transfer. The design has to take into account very limited space available and very harsh environment. The analog signals from HAPDs will be first fed into Asic chips having amplification, shaping and comparator capabilities for 36 channel per chip.

for n=1.05

#### Asic development



- Next iterations SA01 SA02 without shift registers
  - Better S/N
  - 36 channels/chip
  - two kind of comparators
  - shaping time adjustmen
  - gain reduction Preamp Shaper Comparator



## **Beam test**

## Setup

- Electron Beam p=2GeV/c
- Tracking using 2 MWPC
- 2 × 3 array of 144 ch HAPD • HV at –7kV.
- Bias voltage of HAPD is chosen at avalanche gain = 40.
- •Readout: 48 ASICs SO version. ASIC offset is adjusted so that
- the noise is below the threshold.
- •Threshold ~ 0.5 photo electron level
- Aerogel radiator
- n1 = 1.054, n2 = 1.065,d1 = d2 = 2cm
- Transmission length @ 400nm: 47mm and 55mm,









**SO01 Specif cations:** 

•18 ch/chip

-S/N = 10

Production at VDEC (Tokyo Univ)

•Process: ROHM CMÒS 0.35 um

•Std. Input Signal: 12000 e

•Shaping time 0.3 ~ 2.0 us

•Individual offset adjustment.

• Variable gain 1.25 ~ 20

•Noise Level: 1200e @ 80pF(HAPD)

• Readout: Pipeline with shift register

Power Consumption = 3 mW/ch

- Clear Cherenkov ring is observed!
- •15.3 photo-electrons per track.
- •Resolution 13.5 mrad per photon
- •Single track resolution 5.7 mrad corresponding to 6.7σ Kaon/Pion separation

## SA02 board design

**Requirement:** 5cm space behind the photon detector

## Implementation:

Single board with four SA02 ASICs and Spartan6 FPGA

Health monitor

•Easy adaptable communication and programming with Piggy back board •LVCMOS 33IO, Ethernet SiTCP





